

# DESIGN OF DIFFERENTIAL VOLTAGE CURRENT CONVEYOR BASED OPERATIONAL TRANSCONDUCTANCE AMPLIFIER AND ITS APPLICATION

## MAHMOUD AHMED SHAKTOUR

Elmergib University, Faculty of Science, Department of Physics mashakture@elemergib.edu.ly

**Abstract:** In this paper, implementation a new CMOS of differential voltage current conveyor DVCC based operational transconductance amplifier with a wide linear range. The differential voltage current conveyor is used to realize a multiple input single output filter with band pass and low pass characteristics. PSPICE simulations of the proposed differential voltage current conveyor and its based filter are given using 0.18µm CMOS technology from TMSC MOSIS and dual supply voltages  $\pm 0.6V$ .

**Keywords:** Bulk-Driven transistors, differential voltage current conveyor amplifier DVCC, low-pass filter, band-pass filter, PSPICE simulation.

## **1. INTRODUCTION**

Since its first introduction, by A. Sedra and K. Smith in 1970 [1], the secondgeneration current conveyor (CCII) has proved to be a versatile analog building block that can be used to implement numerous high frequency analog signal applications, like filters [2-5] and current-mode oscillators. However, when it comes to applications demanding differential or floating inputs like impedance converter circuits and current mode instrumentation amplifiers, which also require two high input impedance terminals, a single CCII block is no more sufficient. In addition, most of these applications employ floating elements in order to minimize the number of used CCII blocks. For this reason and in order to provide two high input impedance terminals, two active building blocks, namely, the differential voltage current conveyor (DVCC) and the differential difference current conveyor (DDCC) have been proposed [6]. Although both building blocks have been used in a variety of applications [7-9], their CMOS circuit realizations exhibited mainly low input and output dynamic ranges.





## 2. DIFFERENTIAL VOLTAGE CURRENT CONVEYOR (DVCC)

The DVCC is a five-port building block and its implementation by Diamond Transistors (DT) is shown in Fig. 1 [10].



Fig. 1: (a) DVCCII+ model, (b) DVCII+ using diamond transistors and buffer.

It has two voltage input terminals:  $Y_+$  and  $Y_-$ , which have high input impedance. The terminal X is a low impedance current input terminal. There are two high impedance current output terminals:  $Z_+$  and  $Z_-$ . Its input-output terminal relations are given by the following matrix equation:

Note that DT can be simply applied as SISO (Single-Input Single-Output) OTA. DISO (Differential Input Single Output) OTA implementation requires an additional voltage buffer in order to provide high-impedance inverting input. The implementation of DVCCII by DISO (Differential Input Single Output) OTA and Current Conveyor second generation CCII is shown in Fig. 2.









Fig. 2: Implementation of DVCII+ by current conveyor and by OTA.

## **3. DVCC CMOS CIRCUIT REALIZATION**

### **A. Circuit Description**

Fig. 3 shows the circuit realization of the proposed CMOS DVCC of circuit idea in Fig. 2 is based on equalizing the output current of a wide linear range operational transconductance amplifier OTA, formed by transistors (M1-M18). In addition, (M19-M29) comprise a current conveyor second generation CCII. The aspect ratios of each of the transistors used the CCII in Fig. 3 are listed in Table1.

| Transistor                                                                                          | Length (µm) | Width (µm) |
|-----------------------------------------------------------------------------------------------------|-------------|------------|
| $M_{1},M_{2},M_{12},M_{13},M_{19},M_{20}$                                                           | 2           | 30         |
| M <sub>3</sub> ,M <sub>4</sub> , M <sub>14</sub> ,M <sub>15</sub> ,M <sub>21</sub> ,M <sub>22</sub> | 2           | 4          |
| M <sub>5</sub> ,M <sub>10</sub> , M <sub>16</sub> , M <sub>23</sub> , M <sub>28</sub>               | 3           | 20         |
| $M_{6}, M_{8}, M_{17}, M_{24}, M_{26}$                                                              | 2           | 16         |
| M <sub>7</sub> ,M <sub>9</sub> , M <sub>18</sub> ,M <sub>25</sub> ,M <sub>27</sub>                  | 3           | 40         |
| M <sub>11</sub> ,M <sub>29</sub>                                                                    | 3           | 10         |

 $V_{DD}$  &  $V_{SS} = \pm 0.6 V$ ,  $R_{bias} = R_{1bias} = 5 k \Omega$ ,  $R_C = R_{C1} = R_{C2} = 4.7 k \Omega$ ,  $C_C = C_{C1} = C_{C2} = 0.5 \text{ pF}$ 

#### Table 1. Aspect ratios of the transistors used in the DVCC in Fig. 3.

#### **B.** Simulation Results





The performance of the proposed COMS DVCC was verified by performing PSPICE simulations with supply voltages  $\pm 0.6$  V using 0.18µm TSMC CMOS technology. Simulations were carried out using balanced input voltages. Fig. 4 gives the X and Z voltages versus the differential input voltage, when the proposed DVCC is used to realize a unity gain amplifier. The circuit shows good linearity for differential input voltages between  $\pm 0.4$ V, with total standby power dissipation less than 206µW.



Fig. 3: CMOS Implementation of DVCII+ by Bulk-driven current conveyor and by OTA.





The X and Z terminal output voltage versus changes of Vid

# 4. NEW MULTHPLE INPUT SINGLE OUTPUT FILTER BASED ON DVCC

In this section the proposed DVCC is used to realize a new multiple input single output second-order LP-BP filter Fig. 5.



Fig. 5: Block representation of the multiple input single output filter

The transfer function of the filter is depending on the actual active input. Hence, if the first input is active, while the second one is grounded, an inverting BP response is obtained. On the other hand, grounding the first input while activating the second one generates a non inverting LP response. This can be verified through direct analysis, obtaining the following equations:





مجلة العلوم الإنسانية والعلمية والاجتماعية Journal of Humanitarian, Scientific and Social Sciences



$$\frac{V_o}{V_1} = -\frac{S/C_1 R}{D(S)}$$
(2)

$$\frac{V_o}{V_2} = -\frac{1/C_1 C_2 R_2 R}{D(S)}$$
(3)

Where

$$D(S) = S^{2} + \frac{S}{C_{1}R_{1}} + \frac{1}{C_{1}C_{2}R_{2}R_{1}}$$
(4)

$$A_v \text{ Band pass} = -\frac{R_1}{R}$$
  $A_v \text{ Low pass} = 1$  (5)

From equation (4),  $\omega_0$  and Q of the filter are given by:

$$\omega_0 = \sqrt{\frac{1}{C_1 C_2 R_2 R}} \tag{6}$$

$$Q = R_1 \sqrt{\frac{C_1}{C_2 R_2 R}}$$
(7)

Simulation results prove the aforementioned relations with passive element values given in table 1. In Fig. 6 a LP response is generated by grounding V<sub>1</sub> and applying an ac-varying signal at V<sub>2</sub>. The cutoff frequency is equal to 788 kHz, which is very close to the theoretical value. Next, the BP response is tested by grounding V<sub>2</sub> and injecting the ac-varying signal at V<sub>1</sub>. The passive elements values were optimized as shown in table II to achieve a BP response with Q =8.20 and  $f_o = 620$  kHz [Fig. 7].

| LP Filter     | Value   | <b>BP</b> Filter      | Value                                                          |
|---------------|---------|-----------------------|----------------------------------------------------------------|
| $R, R_1, R_2$ | 1.5 KΩ  | $R, R_1, R_2$         | $2 \text{ K}\Omega, 0.65 \text{ K}\Omega, 0.5 \text{ K}\Omega$ |
| $C_1$         | 0.40 nF | <i>C</i> <sub>1</sub> | 0.9 nF                                                         |
| $C_2$         | 0.65 nF | <i>C</i> <sub>2</sub> | 0.3 nF                                                         |

Table. 2: Passive elements of the filter in Fig. 5.











Fig. 7: Band - pass frequency response of the filter

## **5. CONCLUSION**

In this paper, a new wide range CMOS DVCC based on a wide linear range transconductance has been presented. The DVCC has demonstrated a wide dynamic range in the vicinity of  $\pm 0.4V$  for the voltage follower and a  $\pm 1$ mA for the current follower. The





DVCC was used to implement a multiple input single output LP-BP filter. The proposed DVCC circuit and the realized filter have been verified using PSPICE simulations.

## REFERENCES

- [1] A. Sedra and K. Smith, "A second-generation current conveyor and its applications," IEEE Trans. *Circuit Theory*, vol.CT-17, pp.132–134, Feb.1970.
- [2] S. A. Mahmoud," Fully Differential CMOS CCII based on differential difference transconductor" *Analog Integrated Circuits Signal Processing*, vol.50, pp.195-203, Mar.2007.
- [3] S.A. Mahmoud," New Fully Differential CMOS Second- Generation Current Conveyor" *ETRI Journal*, vol.28, pp.495-501, Aug.2006.
- [4] A.H. Madian, S.A. Mahmoud, and A.M. Soliman," New 1.5-V CMOS Second Generation Current Conveyor Based on a Wide Range Transconductor "Analog Integrated Circuits Signal Processing, vol. 49, pp.267-279, Dec.2006.
- [5] S.A. Mahmoud, M.A. Hashiesh, and A.M. Soliman, "Digitally Controlled Fully Differential Current Conveyor," *IEEE Trans.* CAS. I, vol.52, pp.2055-2064, Oct.2005.
- [6] H.O. Elwan and A.M. Soliman, "Novel CMOS Differential Voltage Current Conveyor and its Applications," Circuits, *Devices and Systems, IEE Proceedings*, vol.144, pp.195-200, Jun.1997.
- [7] M.A. Ibrahim, H. Kuntman, and O. Cicekoglu, "Single DDCC Biquads with High Input Impedance and Minimum Number of Passive Elements" *Analog Integrated Circuits Signal Processing*, vol.43, pp.71-79, 2005.
- [8] H. Chen and S. Shen, "A Versatile Universal Capacitor-Grounded Voltage-Mode Filter Using DVCCs" *ETRI Journal*, vol.28, pp.495-501, Aug.2006.
- [9] C. Chang, A.M. Soliman, and M.N.S. Swamy, "Analytical Synthesis of Low-Sensitivity High-Order Voltage-Mode DDCC and FDCCII Grounded R and C All-Pass Filter Structures" *IEEE Trans.* CAS. I, vol.54, pp.1430-1443, Oct.2005.
- [10] TEMIZYUREK.C. and MYDERRIZI. I. A novel three-input one-output voltage mode universal filter using differential difference current conveyor, *IEEE MELECON*, pp. 103-106, 2004.

